

# North South University

#### CSE231L

### Experiment # 1

Name of Experiment: Digital Logic Gates and Boolean Functions

Date of Performance: 2 October, 2019

Date of Submission: 16 October, 2019

Section: 13

Group: 3

Submitted To: Farhana Saleh

#### Submitted By:

| Name               |
|--------------------|
| Abdul Zabbar       |
| MD. ASHRAFUL KABIR |
| Ashik Iqbal        |
| Nahian -Al Sabri   |
| THE COURT          |
|                    |

## Objectives

- We have to study the basic logic gates-AND, OR, NOT, NAND, NOR, XOR.
- We have to get acquirted with the representation of Boolean functions using truth talks, logic diagrams and Boolean Algebra.
- We have to prove the extension of inputs of AND and or gates using the associate law.
- We have to become familianized with combinational logic circuits.

# Equipments

- IC 7400 Quadruple 2-input NAND gates.
- -IC 7402 Quadruple 2-input NOR gates.
- —IC 7404 Stex Inverters (NOT gates).
- -IC 7408 Quadruple 2-input AND gates.
- IC 7432 Quadruple 2-input or gates.
- -IC 7986 Quadruple 2-input xor gates.
- Trainer Board.
- Wires.

## Theory

Logic hates' Logic gates are the elementary building blocks of digital circuits. Digital logic gates operate at two discrete voltage levels representing the binary values 0 (logical LOW) and 1 (logical HIGH).

| Geate | Description                                                                                                                    | IC#      | Symbol            |
|-------|--------------------------------------------------------------------------------------------------------------------------------|----------|-------------------|
| AND   | MuHi-input circuit producing an output of 1 if all inputs are 1                                                                | 1 , C.R. |                   |
| OR    | Multi-input circuit producing an output of 1 when any of its inputs is 1.                                                      | 7432     | <b>→</b>          |
| NOT   | Single-input circuit that invents the input (also called an Inventer). The input is O if the input is 1 and vice vensa.        | 7,404    | <b>→ &gt; 0 -</b> |
| NAND  | AND-followed by an Inventer.                                                                                                   | 7400     | <b>D</b> -        |
| NOR   | OR followed by an Inventer.                                                                                                    | 7402     | $\rightarrow$     |
| XOR   | The Exclusive-DR on Ex-DR is a two- input circuit that produces an output of 0 if both inputs are same and 1 if the inputs are | 7486     |                   |
|       | different.                                                                                                                     |          |                   |

Boolean Algebra: Boolean algebra is a branch of mathematical logic that formalizes the relation between variables that take the truth values of true or false, denoted by 1 and 0 respectively. It is fundamental in the development of digital electronics.

| ,               |                         |              |  |  |
|-----------------|-------------------------|--------------|--|--|
| Postulates      | Postulates and Theorems |              |  |  |
| A+0=A           | A.1 = A                 | Identity     |  |  |
| A+A'= A         | A.A'=0                  | 1241 1 /2 /  |  |  |
| A + A = A       | A -A- A                 | ή            |  |  |
| A+1 =1          | A. 0 = 0                | 1            |  |  |
| (A')'=A         |                         | Involution   |  |  |
| A+B=B+A         | AB=BA                   | Commutative  |  |  |
| A+ (B+C)=(A+B+C | A(BC)= (AB) C           | Associative  |  |  |
| A(B+c) = AB+AC  | A+B C=(A+B)(A+C)        | Distributive |  |  |
| (A+B)'=A'B'     | (AB)'=A'+B'             | De Morgan    |  |  |
| A+AB -A         | A (A+B) = A             | Absorption.  |  |  |
|                 |                         |              |  |  |

## Circuit diagram

## Experiment 1:



## Experiment 2º



Figure: Extension of inputs of AND and DR Grates.

### Experiment 3%



Figure: Logic Diagram for the given Boblean - Function.

## Results

F.1] Introduction to Basic Logic Grates

| In | υt | AND    | OR    | NAND   | XOR    | NOR   |
|----|----|--------|-------|--------|--------|-------|
| A  | в  | F= A.B | F=A+B | F= A.B | F= ADB | F=A+B |
| 0  | 0  | O      | O     | 1      | 0      | 1     |
| 0  | 1  | 0      | 1     | 1      | 1      | 0     |
| 1  | 0  | O      | 1     | 1      | 1      | 0     |
| 1  | 1  | 1      | 1     | 0      | 0      | 0     |

| Input<br>A | NOT<br>F-Ā |
|------------|------------|
| 0          | 1          |
| 1          | 0          |

Table: Truth table of Logic Grates.

F.21 Constructing 3-input AND & OR gates from 2-input AND & OR gates.

| ABC    | F= ABC                                  | F=A+B+C |
|--------|-----------------------------------------|---------|
| 0 0 0  | 0                                       | 0       |
| 0 0 1  | - O - N - N - N - N - N - N - N - N - N | 1       |
| 0 1 (  | 0                                       | 1       |
| 0 1    | 0                                       | 1       |
| 1 0 0  | 0                                       | 1       |
| 1 0 15 | D                                       | 1       |
| 1 1 0  | 0                                       | 1       |
| 11:    | 1                                       | 1       |

Table: Truth tables for 3-input And and DR

F.31 Implementation of Boolean Functions F = A'C + AB' + BC.

| Авс   | I_1=A'C_ | J <sub>2</sub> = Ag' | I3=BC | F=I1+I2+I3 |
|-------|----------|----------------------|-------|------------|
| 000   | 0        | 0                    | 0     | 0          |
| 0 0 1 | 1        | 0                    | Ø     | 1          |
| 010   | O        | 0                    | D     | 0          |
| 011   | 1        | 0                    | 1     | 1          |
| 100   | 0        | , 1                  | 0     | 1          |
| 1 0 1 | 0        | 1                    | 0     | 1          |
| 110   | 0        | D                    | 0     | Ō          |
| 111   | 0        | D                    | 1     | 1          |

Table: Truth table for the given boolean function.

## Questions

- 1) IC 7408 Quadruple AND gates, IC 7404 Hex inverters and IC 7402 Quadruple NOR gates are the names of the ICs for AND, NOT and NOR gates.
  - $\Rightarrow$  For 17 AND gates we need (17/4=4.25)=5 AND Gates  $\Rightarrow$  For 22 NOT gates we need (22/6=3.67)=4 NOT Gates  $\Rightarrow$  For 18 NOR gates we need (18/4=4.5)=5 NOR gates
- 2) If the +5 port of our trainer board stops working, then we can power our logic Ics from any of the switches of the trainer board.
- 3) Truth table: A truth table is a tabular representation of all the combinations of values for inputs and their corresponding outputs. It is a mathematical table that shows all possible outcomes that would occur from all possible scenerios that are considered factual, hence the name. Thuth tables are usually

used for logic problems as in Boolean algebra and electronic circuits.

| Inf | tuc | Output          |
|-----|-----|-----------------|
| Д   | B   | A XNOR B        |
| D   | O   | 1 1 1 1 1 1 1 1 |
| 0 . | 1   | O               |
| 1   | 0 , | 0-              |
| 1   | 1   | 1               |



The final output will represent AND Gate.

The name of the Boolean Algebra theorem that can
be used to find the answer is De morgan's

$$(A+B)' = A'B'$$
  
 $(AB)' = A'+B'$ 

Law. According to this theorem:



F=A'C+AB'+BC

Figure: Ic diagram for the logic circuit.

### Discussion

Because of human error and equipment erron, we didn't get our expected results. In the lab, we observed that completing the truth table from the given inputs we can make a logic circuit of it. In experiment -1, we used to the NOT, OR, AND, NAND, XOR and NOR gates. We used their Ic'c number and connected the wives based on the truth table

and logic cincuit. Thus our experiment-1 verifies the basic logic gates and their truth tables. Again, in experiment-2, we have made 3-input AND and or gates from 2-input AND and DR gates by giving proper connection and from experiment-3 we have implemented a logic diagram from the given boolean function. So we have studied how logic gates work by using Boolean algebra. Input of a gate can be more than 2 for example we have used 3-input AND and or gates in experiment - 2. We also faced some ernous while doing the experiment-3. At first, we could not implement the logic diagram for not giving a proper connection and we found the AND gate to be heated as we did not off the power button after completing the work. Thus, our experiment is verified.

states thank on the police

### CSE231L - Lab 1 - Digital Logic Gates and Boolean Functions

Data Sheet:Instructor's Signature:Section: 13Group No.: 03Date: 2 oct, 2019

#### F.1 Introduction to Basic Logic Gates



Figure F.1.1: Pin configurations of gates in ICs

| In<br>A | put<br><i>B</i> | $AND \\ F = A \cdot B$ | OR $ F = A + B$ | $ \begin{array}{c} NAND \\ F = \overline{A \cdot B} \end{array} $ | $XOR \\ F = A \oplus B$ | $NOR = \overline{A + B}$ |
|---------|-----------------|------------------------|-----------------|-------------------------------------------------------------------|-------------------------|--------------------------|
| 0       | 0               | 0                      | O               | 1                                                                 | 0/                      | 1 /                      |
| 0       | 1               | 0                      | 1               | 1                                                                 | 1/                      | 0                        |
| 1       | 0               | Ó                      | 1               | 1                                                                 | /1                      | 0                        |
| 1       | 1               | 1                      | 1               | 0 /                                                               | 0                       | 0                        |

| Input<br>A | $ \begin{array}{c} NOT \\ F = \overline{A} \end{array} $ |
|------------|----------------------------------------------------------|
| 0          | 1                                                        |
| 1 .        | 0                                                        |

Table F.1.1: Truth Table of Logic Gates

F.2 Constructing 3-input AND & OR gates from 2-input AND & OR gates



Figure F.2.1: Extension of inputs of AND and OR gates

| ABC   | F = ABC | F = A + B + C |
|-------|---------|---------------|
| 0 0 0 | Ō       | 0             |
| 0 0 1 | 0       | 1             |
| 0 1 0 | 0       | 1 /           |
| 0 1 1 | . 0     | 1 /           |
| 1 0 0 | D       | 1/            |
| 1 0 1 | O       | 1             |
| 1 1 0 | 0       | /1            |
| 1 1 1 | 1       | /1            |

Table F.2.1: Truth Tables for 3-input AND and OR



#### F.3 Implementation of Boolean Functions

$$F = A'C + AB' + BC$$

Results .

| A B C  | $I_1 = A'C$ | $I_2 = AB'$ | $I_3 = BC$ | $F = I_1 + I_2 + I_3$ |
|--------|-------------|-------------|------------|-----------------------|
| 000.   | 0           | 0           | 0          | 0                     |
| 001    | 1           | 0           | 0          | 1                     |
| 010    | Ŋ           | 0           | 0          | 0                     |
| 011    | 1           | 0           | 1          | 1                     |
| 100    | · 8         | 1           | 0          | 1                     |
| 101    | 0           | 1           | 0          | 1                     |
| 110    | ٥           | 0           | 0          | 0                     |
| 1 1 1, | 0           | V           | 1          | 7                     |

Table F.3.1: Truth Table for the given Boolean Function



Figure F.3.1: Logic Diagram for the given Boolean Function

10